## Driver Board V5.3, DB3 Test Results

## 1. Driver Board Initial Test

- a. Do visual inspection to make sure that all parts are on the board (Pass
- b. Check the input pins to make sure they are not shorted
- c. Plug into power, turn it on, check for smoke
- d. Measure 5V, ±15V, 24V, 2.5V, 3.3V, -50 voltages and current draw (when possible).

**Table 1: Power Supply Voltages** 

|         | +5V   | +15V  | -15V   | +24V  | 1.5V  | 2.5 V | 3.3  | -50    |
|---------|-------|-------|--------|-------|-------|-------|------|--------|
| Voltage | 4.857 | 14.93 | -15.03 | 23.95 | 1.495 | 2.363 | 3.29 | -57.74 |
| Current | 348mA | 109mA | 101mA  | .001  |       |       |      |        |

- e. Use the thermal image to look for hot spots
- f. Hook up JTAG (interface) to FPGA and program. FlashPro will give pass/fail on programming.
- 2. Hook up camera link interface. Type "lse\_term". Pass/fail is seeing LSE prompt on GSE after power cycle.
- 3. Type "\$vdm60f.fpg" to load "vdm60f" to set the DAC voltages and set up and start the sequencer in timer mode.
- 4. Check DACs: set DAC voltage (record set value in Table 2), measure output at DAC (record in Table 3). Value should be within 1% of full scale of expected values.

**Table 2: DAC Set Values** 

| DAC SET     | Set (Hex) | Set (Dec) | /4096  | <b>Expected Value</b> |
|-------------|-----------|-----------|--------|-----------------------|
| PP (DAC 0)  | 0900      | 2304      | .5625  | .856                  |
| PN (DAC 1)  | 09C4      | 2500      | .61035 | 2.014                 |
| SP (DAC 2)  | 04A6      | 1190      | .29052 | 0.959                 |
| SN (DAC 3)  | 0A0A      | 2570      | .62744 | 2.076                 |
| RP (DAC 4)  | 0280      | 640       | .15625 | 0.516                 |
| RN (DAC 5)  | 0995      | 2453      | .59888 | 1.976                 |
| IDP (DAC 6) | 0CE4      | 3300      | .80566 | 2.659                 |
| IDN (DAC 7) | 0CE4      | 3300      | .80566 | 2.659                 |

**Table 3: DAC Voltages** 

| DAC         | 1     | 2     | 3     | 4     |
|-------------|-------|-------|-------|-------|
| VREF        | 3.312 | 3.312 | 3.312 | 3.312 |
| PP (DAC 0)  | 1.863 | 1.863 | 1.863 | 1.852 |
| PN (DAC 1)  | 2.016 | 2.023 | 2.008 | 2.005 |
| SP (DAC 2)  | 0.970 | 0.946 | 0.974 | 0.965 |
| SN (DAC 3)  | 2.065 | 2.077 | 2.082 | 2.094 |
| RP (DAC 4)  | 0.529 | 0.499 | 0.530 | 0.515 |
| RN (DAC 5)  | 1.965 | 1.974 | 1.990 | 1.959 |
| IDP (DAC 6) | 2.657 | 2.657 | 2.654 | 2.657 |
| IDN (DAC 7) | 2.664 | 2.685 | 2.668 | 2.630 |

5. Measure the voltages of the clock regulators associated with each CCD.

**Table 4: Regulator Voltages** 

| CCD  | PP    | PN    | SP    | SN     | RP    | RN     | IDP   | IDN   |
|------|-------|-------|-------|--------|-------|--------|-------|-------|
| CCD1 | 2.088 | -8.05 | 5.895 | -4.300 | 9.99  | -3.045 | 12.07 | 11.96 |
| CCD2 | 2.096 | -8.06 | 5.799 | -4.189 | 9.84  | -3.343 | 12.05 | 12.10 |
| CCD3 | 2.049 | -8.12 | 6.088 | -4.117 | 10.08 | -3.204 | 12.05 | 12.19 |
| CCD4 | 2.089 | -8.08 | 5.830 | -4.065 | 9.89  | -3.116 | 12.06 | 12.08 |

6. Using the LSE, query each of the housekeeping values for each of the driver board voltages and record below.

**Table 5: Housekeeping Voltages** 

| CCD  | PP   | PN    | SP   | SN    | RP    | RN    | IDP   | IDN   |
|------|------|-------|------|-------|-------|-------|-------|-------|
| CCD1 | 2.06 | -8.01 | 5.96 | -4.22 | 9.99  | -3.10 | 12.05 | 11.82 |
| CCD2 | 2.12 | -7.94 | 5.74 | -4.14 | 9.77  | -3.23 | 11.93 | 12.05 |
| CCD3 | 2.08 | -7.97 | 6.03 | -4.08 | 10.01 | -3.17 | 11.91 | 12.08 |
| CCD4 | 2.06 | -7.95 | 5.86 | -4.06 | 9.82  | -3.04 | 12.01 | 12.01 |

7. With the sequencer running in timer mode, measure clock timing and amplitude with oscilloscope. Clocks to measure: parallel (framestore and imaging, 3 clocks each), serial (3 clocks), CI gate (1), reset gate (1): 11 clocks. Any visible jitter on the 'scope is a problem, as the sequencer is better than the 'scope. Attach scope photos for each clock to the end of this document.

8. Connect a known good video board and, while the sequencer is running, and verify that each of the four ADC's are functioning by observing each of the 6 signals associated with the ADC's and record this functioning below.

**Table 6: Video Board ADC Functionality** 

| CCD  | SCLK | CNV | SDO-A | SDO-B | SDO-C | SDO-D |
|------|------|-----|-------|-------|-------|-------|
| CCD1 | OK   | OK  | OK    | OK    | OK    | OK    |
| CCD2 | OK   | OK  | OK    | OK    | OK    | OK    |
| CCD3 | OK   | OK  | OK    | OK    | OK    | OK    |
| CCD4 | OK   | OK  | OK    | OK    | OK    | OK    |

9. Using the SW available, obtain and observe the video files that are created by the board set and verify that all sixteen channels produce a valid video image.

| CCD, Channel | Valid Image? |
|--------------|--------------|
| 1, A         | OK           |
| 1, B         | OK           |
| 1, C         | OK           |
| 1, D         | OK           |
| 2, A         | OK           |
| 2, B         | OK           |
| 2, C         | OK           |
| 2, D         | OK           |
| 3, A         | OK           |
| 3, B         | OK           |
| 3, C         | OK           |
| 3, D         | OK           |
| 4, A         | OK           |
| 4, B         | OK           |
| 4, C         | OK           |
| 4, D         | OK           |

## Scope Images of Clocks

Figure 1: CCD1 FS



Figure 2: CCD1 IA



Figure 3: CCD1 OR



Figure 4: CCD1 RG



Figure 5: CCD2 FS



Figure 6: CCD2 IA



Figure 7: CCD2 OR



Figure 8: CCD2 RG



Figure 9: CCD3 FS



Figure 10: CCD3 IA



Figure 11: CCD3 0R



Figure 12: CCD3 RG



Figure 13: CCD4 FS



Figure 14: CCD4 IA



Figure 15: CCD4 OR



Figure 16: CCD4 RG

